Abstract
Excessive on-chip wire length and fast increasing fabrication cost have been the main factors impairing the effectiveness of monolithic System-on-Chip. This paper investigates a die stacking based system integration strategy (2.5D system integration) to address these problems. The new scheme is design-tools-enabled rather than technology-driven. We developed a layout design framework, which is able to floorplan, place and route a VLSI design into stacked chips. Our results show that this new scheme has a potential to outperform its monolithic equivalent.