Design, Automation & Test in Europe Conference & Exhibition
Download PDF

Abstract

We present a framework (Real-Time Calculus) for analysing various system properties pertaining to timing analysis, loads on various components and on-chip buffer memory requirements of heterogeneous platform-based architectures, in a single coherent way. Many previous analysis techniques from the real-time systems domain, which are based on standard event models, turn out to be special cases of our framework. We illustrate this using various realistic examples.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!

Related Articles